Part Number Hot Search : 
MC74H 2SA1177 S4329 CCLM3500 PS9300VD T5500 50110 AD743JN
Product Description
Full Text Search
 

To Download RDC-19220-113S Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? make sure the next card you purchase has... data device corporation 105 wilbur place bohemia, new york 11716 631-567-5600 fax: 631-567-7358 www.ddc-web.com for more information contact: technical support: 1-800-ddc-5757 ext. 7382 description the rdc-19220 series of converters are low-cost, versatile, 16-bit monolithic, state-of-the-art resolver(/lvdt)-to-digital converters. these single-chip converters are available in small 40-pin ddip, or 44-pin j-lead packages and offer programmable features such as resolution, bandwidth and velocity output scaling. resolution programming allows selection of 10-, 12-, 14-, or 16-bit, with accuracies to 2.3 min. this feature combines the high tracking rate of a 10-bit converter with the precision and low-speed velocity resolution of a 16-bit converter in one package. the velocity output (vel) from the rdc-19220 series, which can be used to replace a tachometer, is a 4 v signal (3.5 v with the +5 v only option) referenced to ground with a linearity of 0.75% of output voltage. the full scale value of vel is set by the user with a single resistor. rdc-19220 series converters are available with operating tempera- ture ranges of 0 to +70c, -40 to +85c and -55 to +125c. military processing is available (consult factory). applications with its low cost, small size, high accuracy and versatile performance, the rdc-19220 series converter is ideal for use in modern high-per- formance industrial and military control systems. typical applications include motor control, radar antenna positioning, machine tool con- trol, robotics, and process control. mil-prf-38534 processing is available for military applications. ? 1999 data device corporation rdc-19220 series 16-bit monolithic tracking resolver (lvdt)-to-digital converters features ? +5 volt only option  only five external passive components  programmable: - resolution: 10-, 12-, 14-, or 16-bit - bandwidth: to 1200 hz - tracking: to 2300 rps  differential resolver and lvdt input modes  velocity output eliminates tachometer  built-in-test (bit) output, no 180 hangup  small size: 40-pin ddip or 44-pin j-lead package  -55 to +125c operating temperature available
2 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 figure 1. rdc-19220 series block diagram sin -s +s cos -c +c +5c +cap -cap -5c a gnd +5 v gnd -5 v control transformer -5 v inverter data latch gain demodulator 16 bit up/down counter hysteresis +ref -ref bit r 1 vco & timing - + - + ab inh em bit 1 thru bit 16 el ab cb e r s r c r v r b c bw c bw 10 -vsum vel -vco integrator
ttl/cmos compatible logic 0 = 0.8 v max. logic 1 = 2.0 v min. loading =10 a max pull-up cur- rent source to +5 v //5 pf max. cmos transient protected logic 0 inhibits; data stable within 0.3 s logic 0 enables; data stable within 150 ns logic 1 = high impedance data high z within 100 ns mode b a resolution resolver 0 0 10 bits " 0 1 12 bits " 1 0 14 bits " 1 1 16 bits lvdt -5 v 0 8 bits " 0 -5 v 10 bits " 1 -5 v 12 bits " -5 v -5 v 14 bits 10, 12, 14, or 16 parallel lines; natural binary angle positive logic (see table 2) 0.25 to 0.75 s positive pulse leading edge initiates counter update. logic 1 at all 0s (enl to -5 v); lsbs are enabled logic 0 for bit condition. 100 lsbs of error typ. with a filter of 500 s, or total loss-of- signal (los) 50 pf + logic 0; 1 ttl load, 1.6 ma at 0.4 v max logic 1; 10 ttl loads, -0.4 ma at 2.8 v min logic 0; 100 mv max driving cmos logic 1; +5 v supply minus 100mv min driving cmos, high z; 10 ua//5 pf max 3 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 table 1. rdc-19220 specifications these specifications apply over the rated power supply, temperature and reference frequency ranges, and 10% signal amplitude variation and harmonic distortion. parameter unit value resolution bits 10, 12, 14, or 16 accuracy min 4 or 2 + 1 lsb (note 3) repeatability lsb 1 max differential linearity lsb 1 max in the 16th bit reference type voltage: differential single ended overload frequency input impedance v p - p v p v hz ohm (+ref, -ref) differential 10 max 5 max 25 continuous, 100 transient dc to 40,000 (note 4) 10m min // 20 pf signal input type voltage: operating overload input impedance vrms v ohm (+s, -s, sin, +c, -c, cos) resolver, differential, groundbased 2 15% 25 continuous 10m min//10 pf. digital input/output logic type inputs inhibit (inh ) enable bits 1 to 8 (em ) enable bits 9 to 16 (el ) resolution and mode control (a & b) (see notes 1 and 2.) outputs parallel data (1-16) converter busy (cb) zero index built-in-test (bit ) drive capability (zl) unit parameter value dynamic characteristics resolution tracking rate (max)(note 4) bandwidth(closed loop) (max) (note 4) ka (note 7) a1 a2 a b acceleration (1 lsb lag) settling time(179 step) bits rps hz 1/sec 2 1/sec 1/sec 1/sec 1/sec deg/s 2 msec (at maximum bandwidth) 10 12 14 16 1152 288 72 18 1200 1200 600 300 5.7m 5.7m 1.4m 360k 19.5 19.5 4.9 1.2 295k 295k 295k 295k 2400 2400 1200 600 1200 1200 600 300 2m 500k 30k 2k 2 8 20 50 velocity characteristics polarity voltage range(full scale) scale factor error scale factor tc reversal error linearity zero offset zero offset tc load noise v % ppm/c % % mv v/c k ? (vp / v)% positive for increasing angle 4 (at nominal ps) 10 typ 20 max 100 typ 200 max 0.75 typ 1.3 max 0.25 typ 0.50 max 5 typ 10 max 15 typ 30max 8 max 1 typ .125 min 2 max power supplies nominal voltage voltage range max volt. w/o damage current v % v ma (note 5) +5 -5 5 5 +7 -7 14 typ, 22 max (each) temperature range operating -30x -20x -10x -a0x storage plastic package ceramic package c c c c c c 0 to +70 -40 to +85 -55 to +125 -40 to +125 -65 to +150 -65 to +150 thermal resistance junction-to-case ( jc) 40-pin ddip (ceramic) 44-pin j-lead (plastic) 44-pin j-lead (ceramic) c/w c/w c/w 4.6 72.6 2.4 physical characteristics size: 40-pin ddip 44-pin j-lead in(mm) in(mm) 2.0 x 0.6 x 0.2 (50.8 x 15.24 x 5.08) 0.690 square (17.526) weight: 40-pin ddip 44-pin j-lead oz(g) oz(g) plastic ceramic n/a 0.24 (6.80) 0.08 (2.27) 0.065 (1.84) table 1. rdc-19220 specifications (cont?d) these specifications apply over the rated power supply, temperature and reference frequency ranges, and 10% signal amplitude variation and harmonic distortion. moisture sensitivity level jedec level 3
4 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 theory of operation the rdc-19220 series of converters are single cmos custom monolithic chips. they are implemented using the latest ic tech- nology which merges precision analog circuitry with digital logic to form a complete, high-performance tracking resolver-to-digital converter. for user flexibility and convenience, the converter bandwidth, dynamics and velocity scaling are externally set with passive components. figure 1 is the functional block diagram of the rdc-19220 series. the converter operates with 5 vdc power supplies. analog signals are referenced to analog ground, which is at ground potential. the converter is made up of two main sections; a converter and a digital interface. the converter front-end con- sists of sine and cosine differential input amplifiers. these inputs are protected to 25 v with 2 k ? resistors and diode clamps to the 5 vdc supplies. these amplifiers feed the high accuracy control transformer (ct). its other input is the 16-bit digital angle . its output is an analog error angle, or difference angle, between the two inputs. the ct performs the ratiometric trigono- metric computation of sin cos - cos sin = sin( - ) using amplifiers, switches, logic and capacitors in precision ratios. note: the transfer function of the ct is normally trigonometric, but in ldvt mode the transfer function is triangular (linear) and could thereby convert any linear transducer output. the converter accuracy is limited by the precision of the com- puting elements in the ct. for enhanced accuracy, the ct in these converters uses capacitors in precision ratios, instead of the more conventional precision resistor ratios. capacitors, used as computing elements with op-amps, need to be sampled to eliminate voltage drifting. therefore, the circuits are sampled at a gain 11 mv/lsb 16 bit up/down counter r 1 vco r v r b c bw c /10 bw vel -vco h = 1 -vsum vel c f s s ct + - resolver input ( ) r s 50 pf c vco digital output ( ) demod 1.25 v threshold 1 figure 2. transfer function block diagram #1 table 2. digital angle outputs bit deg/bit min/bit 1(msb) 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 180 90 45 22.5 11.25 5.625 2.813 1.405 0.7031 0.3516 0.1758 0.0879 0.0439 0.0220 0.0110 0.0055 10800 5400 2700 1350 675 337.5 168.75 84.38 42.19 21.09 10.55 5.27 2.64 1.32 0.66 0.33 note: em enables the msbs and el enables the lsbs. high rate (67 khz) to eliminate this drifting and at the same time to cancel out the op-amp offsets. the error processing is performed using the industry standard technique for type ii tracking r/d converters. the dc error is inte- grated yielding a velocity voltage which in turn drives a voltage controlled oscillator (vco). this vco is an incremental integra- tor (constant voltage input to position rate output) which togeth- er with the velocity integrator forms a type ii servo feedback loop. a lead in the frequency response is introduced to stabilize the loop and another lag at higher frequency is introduced to reduce the gain and ripple at the carrier frequency and above. the set- tings of the various error processor gains and break frequencies notes for table 1:(from previous page) 1. unused data bits are set to logic ?0.? 2. in lvdt mode, bit 16 is lsb for 14-bit resolution or bit 12 is lsb for 10-bit resolution. 3. accuracy in lvdt mode is 0.15% + 1 lsb of full scale. 4. see text, general setup considerations and highertracking rates. 5. see text: general setup considerations for rdc19222. 6. any unused input pins may be left floating (unconnected). all input pins are internally pulled-up to +5 volts. 7. ka = acceleration constant, for a full definition see the rdc- 19220/rd-19230 application manual acceleration lag section. 8. when using internally generated -5v, the internal -5v charge pump when measured at the converter pin, can read as low as -20% (or -4v).
5 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 are done with external resistors and capacitors so that the con- verter loop dynamics can be easily controlled by the user. transfer function and bode plot the dynamic performance of the converter can be determined from its transfer function block diagrams and its bode plots (open and closed loop). these are shown in figures 2, 3, and 4. the open loop transfer function is as follows: where a is the gain coefficient and a 2 = a 1 a 2 and b is the frequency of lead compensation. the components of gain coefficient are error gradient, integrator gain and vco gain. these can be broken down as follows: r v , r b , and c bw are selected by the user to set velocity scaling and bandwidth. general setup considerations note: for detailed application and technical information see the rdc-19220 & rd- 19230 series converter applications manual (document number mn-19220xx-001) which is available for download from the ddc web site @ www.ddc-web.com. - error gradient = 0.011 volts per lsb (ct + error amp + demod with 2 vrms input) - integrator gain = volts per second per volt - vco gain = lsbs per second per volt where: cs = 10 pf fs = 67 khz when rs = 30 k ? fs = 100 khz when rs = 20 k ? fs = 134 khz when rs = 15 k ? c vco = 50 pf cs fs 1.1 c bw 1 1.25 r v c vco 2 s a +1 ( ) b 2 s s +1 ( ) 10b open loop transfer function = error processor resolver input ( ) velocity out digital position out ( ) vco ct s a + 1 1 b s s + 1 10b h = 1 + - e a 2 s -12 db/oct ba 2a -6 db/oct 10b (rad/sec) 2a 2 2 a (rad/sec) f = bw (hz) = bw 2 a closed loop (b = a/2) gain = 0.4 gain = 4 (critically damped) open loop figure 3. transfer function block diagram #2 figure 4. bode plots ddc has external component selection software which consid- ers all the criteria below, and in a simple fashion, asks the key parameters (carrier frequency, resolution, bandwidth, and track- ing rate) to derive the external component value. the following recommendations should be considered when installing the rdc-19220 series r/d converters: 1) in setting the bandwidth (bw) and tracking rate (tr) (select- ing five external components), the system requirements need to be considered. for greatest noise immunity, select the min- imum bw and tr the system will allow. 2) power supplies are 5 v dc. for lowest noise performance it is recommended that a 0.1 f or larger cap be connected from each supply to ground near the converter package. 3) resolver inputs and velocity output are referenced to a gnd. this pin should be connected to gnd near the converter package. digital currents flowing through ground will not dis- turb the analog signals. 4) the bit output which is active low is activated by an error of approximately 100 lsbs. during normal operation for step inputs or on power up, a large error can exist. 5) this device has several high impedance amplifier inputs (+c, -c, +s, -s, -vco and -vsum). these nodes are sensitive to noise and coupling components should be connected as close as possible. 6) setup of bandwidth and velocity scaling for the optimized crit- ically damped case should proceed as follows:
note: ddc has software available to perform the previous calcu- lations. contact ddc to request software or visit our web- site at www.ddc-web.com to download software. 7) selecting a f bw that is too low relative to the maximum appli- cation tracking rate can create a spin-around condition in which the converter never settles. the relationship to insure against spin-around is as follows (table 3): 8) for rdc-19222: this version is capable of +5v only operation. it accomplishes this with a charge pump technique that inverts the +5v supply for use as -5v, hence the +5v supply current doubles. the built-in -5 v inverter can be used by connecting pin 2 to 26, pin 17 to 22, a 10 f/10 vdc capacitor from pin 23 (negative ter- minal) to pin 25 (positive terminal), and a 47 f/10 vdc capac- itor from -5 v to gnd. the current drain from the +5 v supply doubles. no external -5 v supply is needed. when using the -5 v inverter, the max. tracking rate should be scaled for a velocity output of 3.5 v max. use the following equa- tion to determine tracking rate used in the formula on page 5: tr (required) x (4.0) = tracking rate used in calculation (3.5) - select the desired f bw (closed loop) based on overall system dynamics. - select f carrier 3.5f bw - compute rv = 55 k ? x - compute c bw (pf) = - where fs = 67 khz for r clk = 30 k ? 100 khz for r clk = 20 k ? 134 khz for r clk = 15 k ? - compute r b = - compute 3.2 x fs (hz) x 10 8 rv x (f bw ) 2 for the converter?s max tracking rate value, see the row indicated in table 4. application max. rate 0.9 c bw x f bw c bw 10 { } 6 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 note: when using the highest bw and tracking rates, using the -5 v inverter is not recommended. higher tracking rates and carrier frequencies tracking rate (nominally 4 v) is limited by two factors: velocity voltage saturation and maximum internal clock rate (nominally 1,333,333 hz). an understanding of their interaction is essential to extending performance. the general setup considerations section makes note of the selection of r v for the desired velocity scaling. r v is the input resis- tor to an inverting integrator with a 50 pf nominal feedback capac- itor. when it integrates to -1.25 v, the converter counts up 1 lsb and when it integrates to +1.25 v, the converter counts down 1 lsb. when a count is taken, a charge is dumped on the capacitor; such that, the voltage on it changes 1.25 v in a direction to bring it to 0 v. the output counts per second per volt input is therefore: 1 (r v x 50 pf x 1.25) as an example: calculate rv for the maximum counting rate, at a vel voltage of 4 v. for a 12-bit converter there are 2 12 or 4096 counts per rotation. 1,333,333/4096 = 325 rotations per second or 333,333 counts per second per volt. the maximum rate capability of the rdc-19220 is set by r s . when r s = 30 k ? it is nominally 1,333,333 counts/sec, which equates to 325 rps (rotations per second). this is the absolute maximum rate; it is recommended to only run at <90% of this rate (as seen in table 3), therefore the minimum r v will be limited to 55 k ?. the converter maximum tracking rate can be increased 50% in the 16- and 14-bit modes and 100% in the 12- and 10-bit modes by increasing the supply current from 12 to 15 ma (by using an r c = 23 k ? ), and by increasing the sampling rate by changing r s to 20 k ? for 16- and 14-bit resolution or to 15 k ? for 12- and 10-bit resolution (see table 4). the maximum carrier frequency can, in the same way, increase from: 5 to 10 khz in the 16-bit mode, 7 to 14 khz in the 14-bit mode, 11 to 32 khz in the 12-bit mode, and 20 to 40 khz in the 10-bit mode (see table 5). the maximum tracking rate and carrier frequency for full perfor- mance are set by the power supply current control resistor (r c ) per the following tables: 1 (333,333 x 50 pf x 1.25) rv = = 48 k ? table 3. tracking/bw relationship rps (max)/bw resolution 1 10 0.45 12 0.25 14 0.125 16
7 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 table 4. max tracking rate (min) in rps r c/rset ( ? ) r s /rclk ( ? ) resolution 10 12 14 16 30k**or open 30k 1152 288 72 18 23k 20k 1728 432 108 27 23k 15k 2304 576 * * * 10 * 14 32 24 40 34 15k 20k 23k 23k 7 11 12 24 30k 23k 5 7 11 20 30k 30k** or open 16 14 12 10 resolution r s/rclk ( ? ) r c / rset ( ? ) table 5. carrier frequency (max) in khz depending on the res- olution, select one of the values from this row, for use in convert- er max tracking rate formula. (see previous page for formula.) * not recommended. ** the use of a high quality thin-film resistor will provide better temperature stability than leaving open. * not recommended. ** the use of a high quality thin-film resistor will provide better temperature stability than leaving open. note: r c ?rcurrent? = rset r s ?rsample? = rclk * 10% frequency (hz) and line-to-line input voltage (vrms) tolerances ** 2 vrms output magnitudes are -2 vrms 0.5% full scale *** angle accuracy (max minutes) **** 3 vrms to ground or 6 vrms differential (3% full scale) dimensions are for each individual main and teaser 60 hz synchro transformers are active (requires 15 vdc power supplies) 400 hz transformer temperature range: -55c to +125c 60 hz transformer (52039-x, 24133-x) temperature ranges: add to part number -1 or -3, -1 = -55c to +85c -3 = 0 to +70c 3/6 **** 115 60 reference 24133-x 2 90 60 synchro 52039-x 3.4 115 400 reference b-426 2 90 400 r - r 52038 2 26 400 r - r 52037 2 11.8 400 r - r 52036 2 90 400 s - r 52035 2 11.8 400 s - r 52034 out (vrms)** in (vrms)* frequency (hz)* type p/n table 6. transformers 1.125 n/a 1.1 1 0.81 n/a 0.81 1 0.81 1 0.81 1 0.81 1 0.81 1 length (in) angle accuracy*** 1.125 1.14 0.61 0.61 0.61 0.61 0.61 0.61 width (in) .42 .42 0.32 0.3 0.3 0.3 0.3 0.3 height (in) 5d 5d 5c 5b 5b 5b 5a 5a figure number bottom view 0.81 max (20.57) 0.30 max (7.62) 0.61 max (15.49) 0.15 max (3.81) 0.09 max (2.29) 0.100 (2.54) typ tol non cum 0.61 max (15.49) 0.15 max (3.81) 0.09 max (2.29) 0.600 (15.24) 0.115 max (2.92) 1 345 109876 11 12 14 15 20 19 18 17 16 pin numbers for ref. only terminals 0.025 0.001 (6.35 0.03) diam 0.125 (3.18) min length solder plated brass t1a t1b bottom view side view dimensions are shown in inches (mm). 1 5 3 6 10 11 15 16 20 t1a t1b synchro input resolver output -sin +sin -cos +cos s1 s3 s2 figure 5a. transformer layout and schematic (synchro input - 52034/52035) 1 3 6 10 11 15 16 20 t1a t1b resolver input resolver output -sin +sin -cos +cos s1 s3 s2 s4 bottom view 0.81 max (20.57) 0.30 max (7.62) 0.61 max (15.49) 0.15 max (3.81) 0.09 max (2.29) 0.100 (2.54) typ tol non cum 0.61 max (15.49) 0.15 max (3.81) 0.09 max (2.29) 0.600 (15.24) 0.115 max (2.92) 1 345 109876 11 12 14 15 20 19 18 17 16 pin numbers for ref. only terminals 0.025 0.001 (6.35 0.03) diam 0.125 (3.18) min length solder plated brass t1a t1b bottom view side view dimensions are shown in inches (mm). figure 5b. transformer layout and schematic (resolver input - 52036/52037/52038)
8 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 1 5 6 10 input output bottom view 0.32 max (8.13) 0.61 max (15.49) 0.15 max (3.81) 0.09 max (2.29) 0.100 (2.54) typ tol non cum 13 25 109876 terminals 0.025 0.001 (6.35 0.03) diam 0.125 (3.18) min length solder-plated brass t1a side view dimensions are shown in inches (mm). 0.105 (2.66) 0.600 (15.24) 0.81 max (20.57) 0.125 min (3.17) figure 5c. transformer layout and schematic (reference input - b-426) b-426 1 5 6 10 rl rh rl rh s1 s3 s4 s2 1 3 6 10 11 15 20 16 external reference lo hi -s sin -r +r -vsum vel -vco digital output 16 cb bit inh em el a b +5v -5v +s +c -c cos agnd gnd rdc-19220 tib tia tia tib s1 s3 s2 resolution control } 52036(11.8v) 52037(26v) or 52038(90v) or 52034(11.8v) 52035(90v) or 1 3 10 6 16 11 15 20 5 or synchro input +s +c agnd gnd rs rc rb cbw cbw/10 rv 30k ? 30k ? figure 6. typical transformer connections 1.14 max (28.96) case is black and non-conductive 1.14 max (28.96)  * s1  * s3  (+15 v) +15 v  (-r) +s + * * (rh)  s2 (rl) + * (v)  v (+r)  +c (-vs)  -vs 52039 or 24133 0.21 0.3 (5.33 0.76) 0.85 0.010 (21.59 0.25) 0.175 0.010 (4.45 0.25) noncumulative tolerance 0.040 0.002 dia. pin. solder plated brass 0.42 (10.67) max. 0.25 (6.35) min. (bottom view) 0.13 0.03 (3.30 0.76) rh rl +15 v v (analog gnd) -vs (-15 v) output +r (rh) -r (rl) 24133 input s1 +15 v v (analog gnd) -vs (-15 v) output +s +c 52039 input s2 s3 the mechanical outline is the same for the synchro input trans- former (52039) and the reference input transformer (24133), except for the pins. pins for the reference transformer are shown in parenthesis ( ) below. an asterisk * indicates that the pin is omitted. figure 5d. 60 hz synchro and reference transformer diagrams (synchro input - 52039 / reference input - 24133)
9 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 r 1 r 3 r 2 r 4 external ref lo hi resolver s4 s3 s1 s2 gnd +s -s sin cos -c +c a gnd -r +r notes: 1) resistors selected to limit vref peak to between 1 v and 4 v. 2) external reference lo is grounded, then r3 and r4 are not needed, and -r is connected to gnd. 10k ? (1%) 10k ? (1%) 3) see thin film network ddc-55688-1. r 1 r 2 s3 s1 s2 +s -s sin cos -c +c a gnd s4 r 1 r 2 figure 7a. typical connections, 2 v resolver, direct input figure 7b. typical connections, x- volt resolver, direct input typical input connections figures 7 through 9 illustrate typical input configurations r2 = 2 r1 + r2 x volt r1 + r2 should not load the resolver too much; it is recommended to use a r2 = 10k. r1 + r2 ratio errors will result in angular errors, 2 cycle, 0.1% ratio error = 0.029 peak error. note: the five external bw components as shown in figure 1 and 2 are necessary for the r/d to function. note: the five external bw components as shown in figure 1 and 2 are necessary for the r/d to function.
10 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 r i s1 s3 +s -s sin r f r i r f r i s4 s2 +c -c r f r i r f cos a gnd resolver input converter - + - + r i s1 s3 +s -s sin r f r i r f r i s4 s2 +c -c r f r i r f cos a gnd converter 810 12 15 13 2 3 1 6 16 7 4 5 - + - + resolver input ri x 2 vrms = resolver l-l rms voltage rf rf 6 k ? s1 and s3, s2 and s4, and rh and rl should be ideally twisted shielded, with the shield tied to gnd at the converter. figure 8a. differential resolver input figure 8b. differential resolver input, using ddc-49530, ddc-57470 (11.8 v), ddc-73089 (2v), or ddc-49590 (90 v) s1 and s3, s2 and s4, and rh and rl should be ideally twisted shielded, with the shield tied to gnd at the converter. for ddc-49530 or ddc-57470: ri = 70.8 k ? , 11.8 v input, synchro or resolver. for ddc-49590: ri = 270 k ? , 90 v input, synchro or resolver. maximum addition error is 1 minute. note: the five external bw components as shown in figure 1 and 2 are necessary for the r/d to function. note: the five external bw components as shown in figure 1 and 2 are necessary for the r/d to function.
11 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 r i s1 s3 +s -s sin r f r i r f r i s2 +c -c r /2 i cos a gnd converter r i r / 3 f r / 3 f - + - + r i s1 s3 +s -s sin r f r i r f r i s2 +c -c r /2 i cos a gnd converter 8 15 11 15 14 2 3 1 6 16 7 4 5 r i 9 r / 3 f r / 3 f 10 - + - + ri x 2 vrms = synchro l-l rms voltage rf rf 6 k ? s1, s2, and s3 should be triple twisted shielded; rh and rl should be twisted shielded, in both cases the shield should be tied to gnd at the converter. figure 9a. synchro input figure 9b. synchro input, using ddc-49530/ddc-57470 (11.8 v), ddc-73089 (2v) or ddc-49590 (90 v) s1, s2, and s3 should be triple twisted shielded; rh and rl should be twisted shielded, in both cases the shield should be tied to gnd at the converter. 90 v input = ddc-49590: ri = 270 k ? , 90 v input, synchro or resolver. 11.8 v input = ddc-49530 or ddc-57470: ri = 70.8 k ? , 11.8 v input, synchro or resolver. maximum addition error is 1 minute. note: the five external bw components as shown in figure 1 and 2 are necessary for the r/d to function. note: the five external bw components as shown in figure 1 and 2 are necessary for the r/d to function.
12 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 8 10 -vco vel +5 v -5 v 100 k ? (offset) 100 r v 0.8 r v 0.4 r (scaling) v rdc-19220 r + ref c lag - ref + ref - ref r + ref c lead - ref + ref - ref figure 10. velocity trimming figure 11. phase-shift compensation x c tan ? = r where ? = desired phase-shift 1 x c = 2 fc where f = carrier frequency where c = capacitance the carrier frequency should be 1/10, or less, of the sampling fre- quency in order to have many samples per carrier cycle. the con- verter will work with reduced quadrature rejection at a carrier fre- quency up to 1/4 the sampling frequency. carrier frequency should be at least 3.5 times the bw in order to eliminate the chance of jitter. reduced power supply currents when r s = 30 k ? (tracking rate is not being pushed), nominal power supply current can be cut from 14 to 9 ma by setting r c = 53 k ? . transformer isolation system requirements often include electrical isolation. there are transformers available for reference and synchro/resolver signal isolation. table 6 includes a listing of the most common trans- formers. the synchro/resolver transformers reduce the voltage to 2 vrms for a direct connection to the converter. see figures 5a, 5b, 5c and 5d for transformer layouts and schematics, and figure 6 for typical connections. dc inputs as noted in table 1 the rdc-19220 will accept dc inputs. it is necessary to set the ref input to dc by tying +ref to +5 v and -ref to gnd or -5 v. (with dc inputs, the converter will function from 0 to 180 and bit will remain at logic 0.) velocity trimming rdc-19220 series specifications for velocity scaling, reversal error and offset are contained in table 1. velocity scaling and offset are externally trimmable for applications requiring tighter specifications than those available from the standard unit. fig- ure 10 shows the setup for trimming these parameters with external pots. it should also be noted that when the resolution is changed, vel scaling is also changed. since the vel output is from an integrator with capacitor feedback, the vel voltage can- not change instantaneously. therefore, when changing resolu- tion while moving there will be a transient with a magnitude pro- portional to the velocity and a duration determined by the con- verter bandwidth. increased tracking/decreased settling (gear shifting) connecting the bit output to the resolution control lines (a and b) will change the resolution of the converter down (?gear shift?) and make the converter settle faster and track at higher rates. the converter bandwidth is independent of the resolution. additional error sources quadrature voltages in a resolver or synchro are by definition the resulting 90 fundamental signal in the nulled out error voltage (e) in the converter. this voltage is due to capacitive or inductive cou- pling in the synchro or resolver signals. a digital position error will result due to the interaction of this quadrature voltage and a refer- ence phase shift between the converter signal and reference inputs. the magnitude of this error is given in the following formula:
13 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 +s -s sin ar r +c -c cos r - + - + r r r ar c 1 br 2r 2r r br +ref -ref r c 2 2 wire lvdt ref in r 2 v fs = 2 v figure 12a. 2-wire lvdt direct input table 7. lvdt output code (14-bit r/d or 12-bit lvdt) lvdt output msb lsb + over full travel + full travel -1 lsb +0.5 travel +1 lsb null - 1 lsb -0.5 travel - full travel - over full travel 01 xxxx xxxx xxxx 00 1111 1111 1111 00 1100 0000 0000 00 1000 0000 0001 00 1000 0000 0000 00 0111 1111 1111 00 0100 0000 0000 00 0000 0000 0000 11 xxxx xxxx xxxx c 1 = c 2 , set for phase lag = phase lead through the lvdt. note: table 7 refers to figure 12c. magnitude of error = (quadrature voltage/f.s.signal)  tan where: magnitude of error is in radians quadrature voltage is in volts full scale signal is in volts = signal to ref phase shift an example of the magnitude of error is as follows: let: quadrature voltage = 11.8 mv let: f.s. signal = 11.8 v let: = 6 then: magnitude of error = 0.36 min @ 1 lsb in the 16th bit. note: quadrature is composed of static quadrature which is specified by the synchro or resolver supplier plus the speed voltage which is determined by the following formula: speed voltage = (rotational speed/carrier frequency)  f.s. signal where: speed voltage is the quadrature due to rotation. rotation speed is the rps (rotations per second) of the synchro or resolver. carrier frequency is the ref in hz. figure 11 illustrates a circuit to lead or lag the reference into the converter that will compensate for phase-shift between the signal and the reference to reduce the effects of the quadra- ture. lvdt mode as shown in table 1 the rdc-19220 series units can be made to operate as lvdt-to-digital converters by connecting resolution control inputs a and b to ?0,? ?1,? or the -5 volt supply. in this mode the rdc-19220 series functions as a ratiometric tracking linear converter. when linear ac inputs are applied from a lvdt the converter operates over one quarter of its range. this
14 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 +s -s sin -c cos -ref +ref a gnd +c rdc-19220 +s -s sin ar r +c -c cos r' - + - + r/2 r r ar br 2r' 2r' r' br +ref -ref r' r' r v b v a ref -2v fs=2v notes: 1. r' > 10k ? 2. consideration for the value of r is lvdt loading. 3. rms values given. 4. use the absolute values of va and vb when subtracti ng per the formula for calculating resistance values, and then use the ca lculated sign of "va and vb" for calculating sin and cos. the calculations sho wn are based upon full scale travel being to the va side of the lvdt. 5. see the rdc application manual for calculation exam ples. 6. negative voltages are 180? phase from the reference v b v a lvdt output +fs -fs null cos sin rdc-19220 input -fs +fs null 1v 2v figure 12b. 3-wire lvdt direct input figure 12c. 3-wire lvdt scaling circuit 1 v b = = anull 1 v bnull 2 (v - v ) a = ab sin=-1v+ (v - v ) ab a 2 cos=-1v - (v - v ) ab a 2 max.
15 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 data data valid 300 ns max inhibit 100 ns max enable 150 ns max data data valid high z high z 1/40 f s (375 nsec nominal) cb 50 ns data data valid data valid figure 13. inhibit timing figure 14. enable timing figure 15. converter busy timing results in two less bits of resolution for lvdt mode than are pro- vided in resolver mode. figure 12b shows a direct lvdt 2 vrms full scale input. some ldvt output signals will need to be scaled to be compatible with the converter input. figure 12c is a schematic of an input scal- ing circuit applicable to 3-wire lvdts. the value of the scaling constant ?a? is selected to provide an input of 2 vrms at full stroke of the lvdt. the value of scaling constant ?b? is selected to pro- vide an input of 1 vrms at null of the lvdt. suggested compo- nents for implementing the input scaling circuit are a quad op- amp, such as a 4741 type, and precision film resistors of 0.1% tolerance. figure 12a illustrates a 2-wire lvdt configuration. data output of the rdc-19220 series is binary coded in lvdt mode. the most negative stroke of the lvdt is represented by all zeros and the most positive stroke of the lvdt is represent- ed by all ones . the most significant 2 bits (2 msbs) may be used as overrange indicators. positive overrange is indicated by code ?01? and negative overrange is indicated by code ?11? (see table 7). inhibit, enable, and cb timing the inhibit (inh ) signal is used to freeze the digital output angle in the transparent output data latch while data is being trans- ferred. application of an inhibit signal does not interfere with the continuous tracking of the converter. as shown in figure 13, angular output data is valid 300 ns maximum after the applica- tion of the negative inhibit pulse. output angle data is enabled onto the tri-state data bus in two bytes. enable msbs (em ) is used for the most significant 8 bits and enable lsbs (el ) is used for the least significant 8 bits. as shown in figure 14, output data is valid 150 ns maximum after the application of a negative enable pulse. the tri-state data bus returns to the high impedance state 100 ns maximum after the rising edge of the enable signal. the converter busy (cb) signal indicates that the tracking con- verter output angle is changing 1 lsb. as shown in figure 15, output data is valid 50 ns maximum after the middle of the cb pulse. cb pulse width is 1/40 fs, which is nominally 375 ns. note: the converter inh may be applied regardless of the cb line state. if the cb is busy the converter inh will wait for cb to finish before setting the inh latch. therefore, there is no need to monitor the cb line when applying an inhib- it signal to the converter. built-in-test (bit ) the built-ln-test output (bit ) monitors the level of error from the demodulator. this signal is the difference in the input and output angles and ideally should be zero. however, if it exceeds approx- imately 100 lsbs (of the selected resolution) the logic level at bit will change from a logic 1 to a logic 0. this condition will occur during a large step and reset after the converter settles out. bit will also change to logic 0 for an over- velocity condition, because the converter loop cannot maintain input/output or if the converter malfunctions where it cannot
16 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 los will be detected if both sin and cos input voltages are less than 800 mv peak. encoder emulation the rdc-19220 can be made to emulate incremental optical encoder output signals, where such an interface is desired. this figure 16b. filtered/buffered encoder emulator circuit lsb +1 lsb el -5 v cb (zi) (zi) a b figure 16a. incremental encoder emulation maintain the loop at a null. bit will also be set low for a detected total loss-of-signal (los). the bit signal may pulse during cer- tain error conditions (i.e., converter spin around or signal ampli- tude on threshold of los). lsb +1 lsb el -5 v rdc-19220 cb/nrp r1 2k d1 1n4148 c1 220 pf 4 5 c2 220 pf 13 12 c3 120 pf 9 10 r2 2k u2a 74ac86 2 1 a b nrp 8 6 11 3 note: cmos logic is recommended. ttl and ttl compatible logic will skew the delays. u2d 74ac86 u2b 74ac86 u2c 74ac86 r3 2k
17 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 built-in-test bit 21 ground gnd 20 converter busy cb 22 analog ground a gnd 19 msb bit 1 23 enable msbs em 18 bit 9 24 current set r c 17 bit 2 25 sampling set r s 16 bit 10 26 power supply -5 v 15 bit 3 27 signal input -s 14 bit 11 28 signal output +sin 13 bit 4 29 signal input +s 12 bit 12 30 signal input -c 11 bit 5 31 signal output cos 10 bit 13 32 signal input +c 9 bit 6 33 velocity output vel 8 bit 14 34 vel sum point -vsum 7 bit 7 35 neg vco input -vco 6 bit 15 36 -reference input -ref 5 bit 8 37 +reference input +ref 4 lsb bit 16 38 inhibit inh 3 enable lsbs (see note) el 39 resolution control b 2 power supply +5 v 40 resolution control a 1 description name # description name table 8. rdc-19220 pinouts (40-pin) # -5 -15 3 terminal negative regulator -5 6.8 v zener 10.2 v zener -12 -5 -5 -15 -15 5.1 v zener 79lo5 figure 17. typical -5 volt circuits typical -5 volt circuits since the 40-pin ddip rdc-19220 does not have a pinout for the -5 v inverter, it may be necessary to create a -5 v from other supplies on the board. figure 17 illustrates several possibili- ties. # name # name 1 el 44 bit 16 (lsb) 2 +5 v 43 bit 8 3 a 42 bit 15 4 b 41 bit 7 5 inh 40 bit 14 6 +ref 39 bit 6 7 -ref 38 bit 13 8 -vco 37 bit 5 9 -vsum 36 bit 12 10 vel 35 bit 4 11 +c 34 bit 11 12 cos 33 bit 3 13 -c 32 bit 10 14 +s 31 bit 2 15 sin 30 bit 9 16 -s 29 bit 1 (msb) 17 -5 v 28 cb 18 rs 27 bit 19 rc 26 +5c (+5 v) 20 em 25 +cap 21 a gnd 24 gnd 22 -5c (-5 v) 23 -cap notes: 1. when -5 v is applied to pin 1 (el), converter busy (cb) becomes zero index (zi). 2. when using the built-in -5 v inverter: connect pin 2 to 26, pin 17 to 22, and a 10 f/10 vdc capacitor from pin 23 (negative terminal) to pin 25 (positive terminal). connect a 47 f/10 vdc capacitor from -5 v to gnd. the current drain from the +5 v supply doubles. no exter- nal -5 v supply is needed. table 9. rdc-19222 pinouts (44-pin, +5 v only) pinout function tables by model number the tables 8 and 9 detail pinout functions by the ddc model number. the rdc-19220 has differential inputs but requires both 5 v power supplies. the rdc-19222 has differential inputs and can be used with the +5 v only option.
18 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 2.000 0.020 (50.8 0.51) 0.590 0.010 (14.99 0.25) 0.100 0.010 typ (2.54 0.25) 0.018 0.006 typ (0.46 0.15) 0.050 0.020 typ (1.27 0.51) 0.012 0.004 typ (0.31 0.10) +0.050 0.600 - 0.020 +1.27 (15.25 ) - 0.51 dimensions shown are in inches (mm). 1 20 0.125 0.020 (3.18 0.508) 0.050 0.010 (1.27 0.25) 0.085 0.010 (2.16 0.25) 40 21 pin numbers for ref only 0.095 0.010 (2.41 0.25) figure 18. rdc-19220 (40-pin ddip) ceramic package mechanical outline
19 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 alternate pin 1 identifier 0.650 sq. nom (16.51) 0.690 sq. .005 (17.53) dimensions shown are in inches (mm) tolerance in inches pin 1 identifier .050 .002 (1.27) 0.010 x 45? chfr (3) (0.25) 640 .020 min .620 sq .010 (15.75) .016 .005 (.41) .155 max (3.94) pin #'s shown for reference only 0.630 0.020 typ (16.00 0.51) 0.500 0.010 (12.70 0.25) dimensions shown are in inches (mm) 0.020 x 45? (0.51) chamfer (orientation mark) 0.040 x 45? chamfer (1.02) (3 places) 0.113 (ref) (2.87) 0.065 0.007 (1.65 0.18) 640 0.075 0.010 (1.91 0.25) 17 18 28 29 39 1 0.075 0.010 (1.91 0.25) 0.500 0.010 (12.70 0.25) 0.050 typ (1.27) 7 0.650 sq 0.010 (16.51 0.25) 0.690 0.010 typ (17.53 0.25) pin numbers for ref only 0.017 typ (0.43) figure 19. rdc-19222 (44-pin plastic j-lead) mechanical outline figure 20. rdc-19222 (44-pin ceramic j-lead) mechanical outline
20 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 20 data device corporation www.ddc-web.com rdc-19220 series n-08/03-0 ordering information rdc-1922x - xxxx (ceramic package) supplemental process requirements: t = tape and reel (not available in 40-pin ddip package) s = pre-cap source inspection l = 100% pull test q = pre-cap source and 100% pull test k = one lot date code w = one lot date code and pre-cap source inspection y = one lot date code and 100% pull test z = one lot date code, pre-cap source inspection and 100% pull test blank = none of the above accuracy: 3 = 2 minutes + 1 lsb process requirements: 0 = standard ddc processing, without burn-in 1 = mil-prf-38534 compliant 2 = standard ddc processing, with burn-in 3 = mil-prf-38534 compliant, with pind testing 4 = mil-prf-38534 compliant, with solder dip 5 = mil-prf-38534 compliant, with pind testing, and solder dip 6 = standard ddc processing, with pind testing, and burn-in 7 = standard ddc processing, with solder dip, and burn-in 9 = standard ddc processing, with solder dip, without burn-in temperature grade / data requirements: 1 = -55 to +125c 4 = -55 to +125c, with variables test data package: 0 = 40-pin ddip, (?+5 volt only? power supply feature - not available) 2 = 44-pin j-lead thin-film resistor networks: (operating temperature range: -55 to +125c) ddc-49530 = 11.8 v input, dip ddc-57470 = 11.8 v input, surface mount ddc-49590 = 90 v input, dip ddc-55688-1 = 2 v direct, dip ddc-73089 = 2 v differential, surface mount ddc-57471 = 90 v input, surface mount external component selection software (refer to general setup conditions section) can be downloaded from ddc?s web site: www.ddc-web.com. standard ddc processing test mil-std-883 method(s) condition(s) inspection 2009, 2010, 2017,and 2032 ? seal 1014 a and c temperature cycle 1010 c constant acceleration 2001 3000g burn-in 1015, 1030* table 1 * when applicable
21 data device corporation www.ddc-web.com rdc-19220 series n-09/03-0 ordering information rdc-19222 - xxxx (plastic package: 44-pin j-lead) supplemental process requirements: t = tape and reel blank = none of the above accuracy: 2 = 4 minutes + 1 lsb 3 = 2 minutes + 1 lsb process requirements: 0 = no burn-in 9 = solder dip, without burn-in temperature grade: 2 = -40 to +85c 3 = 0 to +70c a = -40 to +125c thin film resistor network ddc-55688-1 input voltage (vrms) output voltage (vrms) package type 2 single ended 2 ceramic dip ddc-49530 11.8 2 plastic dip ddc-57470 11.8 2 surface mount ddc-49590 90 2 ceramic dip ddc-73089 2 differential 2 surface mount ddc-57471 90 2 surface mount description ddc converters such as the rdc-19220/2s and rd-19230 require closely matched 2vrms sin/cos input voltages to minimize digital error. ddc has custom thin film resistor networks that provide the correctly matched 2vrms converter outputs for 11.8vrms resolver/synchro or 90vrms synchro applications. any imbalance of the resistance ratio between the sin/cos inputs will create errors in the digital output. ddc?s custom thin film resistor networks have very low imbalance percent- ages. the networks matched to 0.02%, which equates to 1lsb of error for a 16-bit application. thin film resistor networks for motion feedback products note: for thin film network specifications see the ?thin film network specifications for motion feedback products? data sheet available from the ddc website.
the information in this data sheet is believed to be accurate; however, no responsibility is assumed by data device corporation for its use, and no license or rights are granted by implication or otherwise in connection therewith. specifications are subject to change without notice. please visit our web site at www.ddc-web.com for the latest information. 105 wilbur place, bohemia, new york, u.s.a. 11716-2482 for technical support - 1-800-ddc-5757 ext. 7382 headquarters, n.y., u.s.a. - tel: (631) 567-5600, fax: (631) 567-7358 southeast, u.s.a. - tel: (703) 450-7900, fax: (703) 450-6610 west coast, u.s.a. - tel: (714) 895-9777, fax: (714) 895-4988 united kingdom - tel: +44-(0)1635-811140, fax: +44-(0)1635-32264 ireland - tel: +353-21-341065, fax: +353-21-341568 france - tel: +33-(0)1-41-16-3424, fax: +33-(0)1-41-16-3425 germany - tel: +49-(0)8141-349-087, fax: +49-(0)8141-349-089 japan - tel: +81-(0)3-3814-7688, fax: +81-(0)3-3814-7689 world wide web - http://www.ddc-web.com data device corporation registered to iso 9001 file no. a5976 r e g i s t e r e d f i r m ? u n-09/03-0 105 wilbur place, bohemia, new york, u.s.a. 11716-2482 for technical support - 1-800-ddc-5757 ext. 7771 headquarters, n.y., u.s.a. - tel: (631) 567-5600, fax: (631) 567-7358 southeast, u.s.a. - tel: (703) 450-7900, fax: (703) 450-6610 west coast, u.s.a. - tel: (714) 895-9777, fax: (714) 895-4988 united kingdom - tel: +44-(0)1635-811140, fax: +44-(0)1635-32264 ireland - tel: +353-21-341065, fax: +353-21-341568 france - tel: +33-(0)1-41-16-3424, fax: +33-(0)1-41-16-3425 germany - tel: +49-(0)8141-349-087, fax: +49-(0)8141-349-089 japan - tel: +81-(0)3-3814-7688, fax: +81-(0)3-3814-7689 world wide web - http://www.ddc-web.com printed in the u.s.a.


▲Up To Search▲   

 
Price & Availability of RDC-19220-113S

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X